# **Project 1: Report**

# **Single Cycle Implementation:**

#### File Name: Alu.v

- ➤ Encodes ALU
  - o Has three inputs, A, B, and Control
  - o Outputs result or zero
  - Has add and subtract function

#### File Name: Alu\_Control\_Unit.v

- ➤ Immediate
  - Inputs an immediate value (integer)
  - o Outputs Sign Immediate

### File Name: Control\_Unit.v

- > Sets opcode values
  - o Outputs ALUOp, MemWrite, RegWrite, RegDst, MemtoReg, ALUSrc, Branch, and Jump
  - Inputs opcode

### File Name: Data\_Memory.v

- > Reads and writes to data memory
  - o Inputs A, WD, WE, clk, rst\_n
  - o Outputs RD
  - Writes or reads to an address in memory

## File Name: Imm\_Sign\_Extend.v

- > Assigns new sign extension
  - Inputs an immediate value (integer)
  - Outputs Sign Immediate

### File Name: Instruction\_Memory.v

- ➤ Instruction of memory
  - o Inputs A
  - o Outputs RD
  - o Read instruction of memory.

## File Name: MIP\_Single\_Cycle.v

- ➤ Single Cycle
  - o Inputs A
  - o Outputs RD
  - o Contains all the wires for instructions

File Name: PC.v

- ➤ PC counter
  - o Inputs clk, rst n, immediate, jump low 26 bits, PCSrc,
  - Outputs the zero from the ALU as input and PC for the output.

## File Name: Register\_Files.v

- > encloses all the registers that are independent of the processor which is to perform read and write operations which is done by getting the input and assigning whether its for reading or writing
  - o Input A1, A2, A3, RegWrite, WD3
  - Output RD1,RD2
  - o Sets RegWrite to 1 when lw Instr is executed

### File Name: tb SingleCycle .v

- > Connects all the files and assigns dump files where gtkwave will use to form waves
  - Also controls the clock cycle

## File Name: Mips\_wave.vcd

> Dump file for tb SingleCycle

### File Name: memfile.dat

➤ Data input

## **Pipeline:**

## File Name: Alu.v

- ➤ ALU with pipeline support
  - Has inputs rst\_n (system clock), SignImm, ALUControl, ALUSrc, ForwardAE, ForwardBE, ResultW, ALUOutM, RD1E, RD2E
  - o Outputs SRCB Forward, ALUOut, and Zero
  - o Can forward data or stall

#### File Name: ALU Control Unit.v

- > ALU control unit
  - o Has inputs Funct and ALUOp
  - o Outputs ALUControl
  - Receives ALU opcode from control unit and converts it to ALU

## File Name: Branch\_Unit.v

- ➤ Branch Unit
  - Has inputs BranchD, SignImm, PCPlus4D, RD1, RD2, ALUOutM, ForwardAD, and ForwardBD
  - Outputs PCBranchD and PCSrcD
  - Allows hardware to branch and jump to other lines of code

#### File Name: Control Unit.v

- > Sets opcode values
  - Inputs opcode and rst n (system clock)
  - o Outputs ALUOp, MemWrite, RegWrite, RegDst, MemtoReg, ALUSrc, Branch, and Jump

## File Name: Data\_Memory.v

- > Reads and writes to data memory
  - o Inputs A, WD, WE
  - Outputs RD
  - Writes or reads to an address in memory

## File Name: EX\_MEM\_Register.v

- > Gives memory address to read and write to
  - Has inputs clk, rst\_n, ALUOut, WriteDataE, WriteRegE, Zero, RegWriteE, MemtoRegE, MemWriteE
  - o Outputs ALUOutM, WriteDataM, WriteRegM, ZeroM, RegWriteM, MemtoRegM, MemWriteM
  - o Third stage of clock cycle to execute

# File Name: Forward\_Unit.v

- > Solve the data hazards
  - o Input rst n, RsE, RtE, RsD,RtD, WriteRegM, WriteRegW,RegWriteM,RegWriteW

- First, if hazard in EX/MEM.RegisterRd = ID/EX.RegisterRs then the first ALU Operand come from last ALU calculate result.
- Second, the hazard is happened in MEM/WB.RegisterRd = ID/EX.RegisterRt then he first ALU Operand come from last ALU calculate result or Memory data.
- o Last, addi Hazard: EX.MEM.RegisterRd
- o Output ForwardAE, ForwardBE, ForwardAD, ForwardBD

## File Name: ID EX Resgister

- ➤ Instruction decode and executive
  - Input: clk, rst\_n, RD1, RD2, Rt, Rs, Rd, SignImm, PCPlus4D, ALUControlD, FlushE, RegWriteD, MemtoRegD, MemWriteD, RegDstD, ALUSrcD,
  - Output: RD1E, RD2E, RtE, RsE, RdE, SignImmE, PCPlus4E, RegWriteE, MemtoRegE, MemWriteE, RegDstE, ALUSrcE, ALUControlE
  - the register numbers to read the two registers.

#### File Name: IF\_ID\_Register.v

- ➤ Instruction Fetch and Instruction decode
  - o Input clk, rst n, RD1, RD2, Rt, Rs, Rd, SignImm, PCPlus4D
  - Output PCPlus4D,InstrD

#### File Name: Imm\_Sign\_Extend.v

- ➤ Assigns new sign extension
  - o Input Immediate
  - o Output SignImm
  - o Sign Extend immediate

## File Name: Instruction\_Memory.v

- ➤ Instruction of memory
  - o Inputs A
  - o Outputs RD
  - Read instruction of memory.

#### File Name: PC.v

- ➤ PC counter
  - o Inputs clk, rst n, PCSrcD, StallF, PCBranchD, jumpD, InstrD Low25Bit
  - Outputs the zero from the ALU as input and PC for the output

### File Name: Register\_Files.v

- > encloses all the registers that are independent of the processor which is to perform read and write operations which is done by getting the input and assigning whether its for reading or writing
  - o Input A1, A2, A3, RegWrite, WD3
  - Output RD1,RD2
  - o Sets RegWrite to 1 when lw Instr is executed

## File Name: MIPS\_Pipeline.v

- > Contains all the wire and is what set everything for every instruction
  - o Input: clock, rest n

## File Name: tb\_MIPS\_Pipeline.v

- > Connects all the files and assigns dump files where gtkwave will use to form waves
  - Also controls the clock cycle

## File Name: Mips\_wave.vcd

Dump file for tb\_MIPS\_Pipeline

### File Name: memfile.dat

➤ Data input

#### File Name: Stall Unit.v

- > Hazard fix for Load Use Data and it initiates a stall
  - Input: clock, rest\_n, RsD, RtD, RtE, WriteRegE, WriteRegM, RegWriteE, MemtoRegE, MemtoRegM, BranchD
  - o Output: FlushE, StallD, StallF